

# 1/4 inch VGA class Analog / Digital Output NTSC/PAL CMOS Image Sensor

### PC1030D

6<sup>th</sup> Floor, Gyeonggi R&DB Center, 906-5 lui-dong, Yeongtong-gu, Suwon-si, Gyeonggi-do, 443-766, Korea Tel: 82-31-888-5300, FAX: 82-31-888-5398

> Copyright © 2010, Pixelplus Co.,Ltd ALL RIGHTS RESERVED

### 1/4 inch VGA class Analog / Digital Output NTSC/PAL CMOS Image Sensor

#### Features

- ▷ 648 x 488 effective pixel array with RGB Bayer color filters and micro-lens and optical black pixel

AVDD: 2.8V, CVDD: 2.8V, DVDD: 1.8V

HVDD: 2.8V ~ 3.3V

- Output formats
  - CVBS (NTSC/PAL)
  - ITU-R. BT601/656

(interlaced, 60 fields @ 27Mhz) with CVBS

- 320x240(288) YCbCr422 (30(25)fps @ 27Mhz) with CVBS
- 640x480 (VGA) YCbCr422 digital output only (30fps @ 27Mhz)
- ▷ Image processing on chip Lens shading, Gamma/Defect/Color correction, Low pass filter, Color interpolation, Saturation, Edge enhancement, Brightness, Contrast, Auto black level, Auto white balance, Auto exposure control and Back light compensation
- Frame size, window size and position can be programmed through a 2-wire serial interface bus

|       |    | RSDAT | LEDCTL1 | HVDD | HGND | DGND  | DVDD | CADDR1 | CADDR0 | MOTION | LEDCTL0 |    |      |   |
|-------|----|-------|---------|------|------|-------|------|--------|--------|--------|---------|----|------|---|
|       |    | 35    | 34      | 33   | 32   | 31    | 30   | 29     | 28     | 27     | 26      |    |      |   |
| RSCLK | 36 |       |         |      |      |       |      |        |        |        |         | 25 | PCLK |   |
| SSCLK | 37 |       |         |      |      |       |      |        |        |        |         | 24 | X2   |   |
| SSDAT | 38 |       |         |      |      |       |      |        |        |        |         | 23 | X1   |   |
| D4    | 39 |       |         |      |      |       |      |        |        |        |         | 22 | D3   |   |
| D5    | 40 |       |         |      | D    | C1(   | าวเ  | חר     |        |        |         | 21 | D2   |   |
| HSYNC | 1  |       |         |      | P    | ١١ر   | JJ   | טנ     |        |        |         | 20 | D1   |   |
| D6    | 2  |       |         |      |      |       |      |        |        |        |         | 19 | D0   |   |
| D7    | 3  |       |         |      |      |       |      |        |        |        |         | 18 | TE   |   |
| VSYNC | 4  |       |         |      |      |       |      |        |        |        |         | 17 | REXT |   |
| RSTB  | 5  |       |         |      |      |       |      |        |        |        |         | 16 | CGND | į |
|       |    | 6     | 7       | 8    | 9    | 10    | 11   | 12     | 13     | 14     | 15      |    |      |   |
|       |    | AVDD  | NC      | NC   | AGND | STDBY | CVDD | S      | S      | AVDD1  | AGND1   |    |      |   |

[Fig. 1] PIN Description

| Effective Pixel Array    | 648(H) x 488(V)         |  |  |  |  |  |  |
|--------------------------|-------------------------|--|--|--|--|--|--|
| Pixel Size               | 5.55 um x 5.55 um       |  |  |  |  |  |  |
| Effective Image Area     | 3596.4 um x 2708.4 um   |  |  |  |  |  |  |
| Optical Format           | 1/4 inch                |  |  |  |  |  |  |
| Max. Clock frequency     | 27 MHz                  |  |  |  |  |  |  |
| Max. Frame Rate          | 60/50 field/sec @ 27Mhz |  |  |  |  |  |  |
| Dark Signal              | 47.9 [mV/sec] @ 60°C    |  |  |  |  |  |  |
| Sensitivity              | 3.16 [V/Lux.sec]        |  |  |  |  |  |  |
| Power Consumption        | 213 [mW] @ Dynamic      |  |  |  |  |  |  |
| rower consumption        | 19.2 [uW] @ Standby     |  |  |  |  |  |  |
| Operating Temp.          | - 40 ~ 105 [°C] @ AT    |  |  |  |  |  |  |
| (Fully Functional Temp.) | - 30 ~ 80 [°C] @ CT     |  |  |  |  |  |  |
| Dynamic Range            | 63.5 [dB] @ 60°C        |  |  |  |  |  |  |
| SNR                      | 45.6 [dB] @ 60°C        |  |  |  |  |  |  |

[Table 1] Typical Parameters



## 1/4 inch VGA class Analog / Digital Output NTSC/PAL CMOS Image Sensor

#### ▶ Signal Environment

PC1030D has 3.3V tolerant Input pads. Input signals must be higher than or equal to HVDD but cannot be higher than 3.3V. PC1030D input pad has built in reverse current protection circuit, which makes it possible to apply input voltage even if the HVDD is disconnected or floating. Voltage range for all output signals is 0V ~ HVDD.

#### Chip Architecture

PC1030D has 648 x 488 effective pixel array and column/row driver circuits to read out the pixel data progressively. CDS circuit reduces noise signals generated from various sources mainly resulting from process variations. Pixel output is compared with the reset level of its own and only the difference signal is sampled, thus reducing fixed error signal level. Each of R, G, B pixel output can be multiplied by different gain factors to balance the color of images in various light conditions. The analog signals are converted to digital forms one line at a time and 1 line data are streamed out column by column. The Bayer RGB data are passed through a sequence of image signal processing block and pre-encoder and encoder blocks to produce YCbCr 4:2:2 output data or composite output. Image signal processing includes such operations as gamma correction, defect correction, low pass filter, color interpolation, edge enhancement, color correction, contrast stretch, color saturation, white balance, exposure control and back light compensation. Internal functions and output signal timing can be programmed simply by modifying the register files through 2-wire serial interface.



[Fig. 2] Block Diagram